Chip123 科技應用創新平台

標題: 大家日常設計專案中,哪項工作佔比最重? [打印本頁]

作者: ritaliu0604    時間: 2013-9-3 02:45 PM
標題: 大家日常設計專案中,哪項工作佔比最重?
f the Hardware portion, indicate the percentage of total project effort spent on the following
作者: globe0968    時間: 2013-11-29 01:35 PM
FAE Manager
8 g3 j1 f5 D  Q+ O5 C6 b" f2 u公      司:Worlding leading MEMS Gyro company! i7 k- D% _. T7 N; O6 P: x
工作地点:上海
' B' f& d% ^& X7 {1 W* z7 {  S6 O7 J% {  @0 t8 G
Job Description 3 j, [- E2 O$ v- y& j; N' F
This position be responsible for providing best-in-class pre- and post-sales coordination and support to tier-one customers and the international sales and field apps engineering teams to ensure total customer satisfaction.
: A2 p- S/ X  n9 ~& l( {$ g+ @2 L1 e2 Y9 }6 y5 m
Responsibility:
3 M- t& b  b1 S6 ^( e) z  ^·         Coordinate with sales and FAE teams to communicate directly with customers to manage expectations  and ensure commitments$ y; G9 T6 P) Q
·         Work with engineering  and product marketing to clarify roadmap and define deliverables to support the customer and sales teams.
' {! K: h. S, A' [/ {3 f2 h·         Work closely with technical teams to resolve technical issues.
* x, S+ y- V) `4 W·         Work with operations to define customer specific supply chain communication and solutions 2 g" U7 g5 j; u1 b7 U7 K/ V
·         Assist support in defining priority of open customer cases 1 ]. }. L' B" R1 s3 G
·         Work to assign necessary and appropriate resources to deliver on customer projects
" l% F# o$ o/ s, ]9 b6 V+ z/ ^·         Translate customer requirements into specific tasks for all functional areas and proactively capture, track and drive all issues to closure
3 ?6 T3 S: ~3 Q$ U- a5 a+ a5 \·         Communicate issue status to customer and all relevant internal teams. Regularly communicate customer status and key issues to management.$ Z- B& R; ?/ ^+ N: E, a
·         Correctly represent the urgency of issues and escalate issues appropriately$ c2 D  y; p: R/ P$ b- x
) N! h! X' U) |" g0 O
Desired Skills & Experience
6 `1 ^4 }2 W, w) h/ d·         Minimum B.S. (M.S. preferred) in electrical engineering or other related engineering field is required or equivalent work background  and experience
$ F! ~. ]4 N8 |  T9 o% w, E·         5+ years proven history of  System Products (software and hardware) related to Consumer Devices
3 r2 Z  P' X4 j# q·         Familiarity with analog and mixed signal devices
& ]( ?2 C7 ?- {6 f8 n& C·         7+ years'' experience as a Field Application Engineer for a semiconductor company.
作者: ranica    時間: 2014-3-7 01:17 PM
Principal Design Engineer: [) f1 A; n8 u- Z7 ^: \* q
公      司:One world top EDA company" V, I! a; r/ G( R4 r1 @5 q
工作地点:北京1 e( V$ M+ J% M' ~2 O- ]

. V. i# s$ y7 V5 f* nPosition Description:  
  k  c. V2 z! j+ I, Z2 X$ e$ \) @Deliver/implement DDR IP. The engineer should be able to act as a strong team member and contributor, leading team projects and initiatives. Exercise judgment within generally defined practices and policies.
- G& Q6 N7 _' t5 G" ?. U- Z' U0 x! S+ o7 e" A5 r1 I1 r
Specific duties include:
; q/ Y  o, u# I) q- Be responsible for building and leading a high-performance IC design team, owning the IC micro-architecture, package and test platform development, refining the EDA design flow
) y# j3 x8 C3 v- R: K1 j- Proficiency in logic design, simulation, synthesis, STA and testing $ G/ i' Z4 c4 v
- Proficiency in Verilog and its simulation environment
6 V8 t, n, ^. s- Good knowledge of IC design
/ Q  z6 q) r& c7 h
4 P- {+ z& c1 a* At least five years experience driving complex IC development projects, excellent communication skills and the uncanny ability to both lead and contribute in a cooperative team environment.
作者: ranica    時間: 2014-3-28 01:06 PM
Sr. Project Manager/ M. W" Z( V8 K
公      司:One world top EDA company
. }& G5 z8 ^6 Z% L9 b工作地点:上海0 K, R) J/ x- n
4 S5 c( c, k5 a5 q( {: X
Responsibilities
# P$ S1 W; f) V3 D! O) ECreates and executes project work plans and revises as appropriate to meet changing needs and requirements. 0 K; ?) u- v0 y. V: [
Identifies resources needed and assigns individual responsibilities.  
) o" B! `& }+ tManages day-to-day operational aspects of a project and scope.  
0 }5 ~$ N3 i9 p2 {9 e  ~5 l+ VReviews deliverables prepared by team before passing to client.  : k$ A" Y: K; K, `% `
Effectively applies our methodology and enforces project standards.  % K  [) a" Y- s7 }' Q* S6 R
Prepares for engagement reviews and quality assurance procedures.  
: Z, m: s: ~3 cMinimizes our exposure and risk on project.  7 R0 G5 R" {1 G5 Z
Ensures project documents are complete, current, and stored appropriately.  
0 f4 T9 K/ q5 ^. g  qTracks and reports team hours and expenses on a weekly basis.  1 Y, _. U! n/ ?: L3 v
Manages project budget.  
2 r2 H* @* B; \6 d1 D' ]9 A/ nDetermines appropriate revenue recognition, ensures timely and accurate invoicing, and monitors receivables for project. ( m$ {+ d5 Q- [$ ?% g# }/ U* J
Follows up with clients, when necessary, regarding unpaid invoices.  
: o5 t: {' \; D' W: f+ @$ {Analyzes project profitability, revenue, margins, bill rates and utilization.
作者: ranica    時間: 2014-3-28 01:06 PM
Requirements:
) ~. \6 Z& h+ k6 @1 O5 g+ v2 d) MKey Competencies  & Y3 l4 N& G: @: ?' h
Financial management
8 A+ e  x% f  `/ ^. KUnderstands basic revenue models, P/L, and cost-to-completion projections and makes decisions accordingly.  
" \7 C# v5 y" e& e3 u8 J3 m) T6 g6 \: ]Understands our pricing model and billing procedures.  / O( o8 V5 ]: u- B: Y# m$ @3 a
Accurately forecasts revenue, profitability, margins, bill rates and utilization.  : o7 ]5 |& v9 I( W
Assures project legal documents are completed and signed.  # ~% y/ V$ n, Y7 m* e, m

1 y1 l" r1 G, L" g& K% d# dBusiness Development , [! [# @" O+ N9 X$ O/ `! _" \
Identifies business development and "add-on" sales opportunities as they relate to a specific project.  2 {3 c" A% [- g- L2 L8 b2 C3 C: s: \* m
Leads proposal efforts including completing project scoping and LOE assessments.  / b+ f, O5 C. X4 j' Y2 ~6 o
Effectively conveys our message in both written and verbal business development discussions.  
- E2 d3 s! ~* B7 s0 n. A1 w2 |. ]7 e+ s4 A' ]% W2 m, L
Communication
- ^$ ?) |' B# m. [Facilitates team and client meetings effectively.    S4 f5 `5 b0 N1 g2 O2 |3 g& t) J; F
Holds regular status meetings with project team.  
1 B3 J/ t( S3 J2 P; X4 ]" L, @Keeps project team well informed of changes within the organization and general corporate news.  - x+ n9 T3 T! [/ O& X
Effectively communicates relevant project information to superiors.  
: e, @7 ]* E/ A0 A* \7 I! HDelivers engaging, informative, well-organized presentations.  
; u- ?/ b. P8 T$ ZResolves and/or escalates issues in a timely fashion.  
5 T. G/ U6 k# F- A: CUnderstands how to communicate difficult/sensitive information tactfully.  " F& \0 a; d$ D; z1 e
Technical Understanding + a$ G" k9 `7 `' J- R7 T! B
8 A; z# L. d1 ^: s2 d  G
Possesses general understanding in the areas of DDR and AMS IP designs(USB/PCIe...). Design background is a big plus.- b/ h2 ^0 D( g9 Q# }  }

, }: e! c& I, P! i, O; cAt least over 10 years experience in IC industry, required master degree in EE with at least 5 years of qualified project/program management experience. Requires excellent communication skills in English
作者: ritaliu0604    時間: 2014-5-7 01:41 PM
新思科技推出新一代IC Compiler II解決方案 可提升晶片實體設計10倍的效能
+ l( B. E4 E, I# }* W" ^新思科技與業界領導廠商緊密合作  已將此新技術運用於量產製程
3 Q3 u# L) s3 L2 b# ~& t- Y: f% {7 N
重點摘要:
8 N0 I  A) P+ c* H4 hž   IC Compiler II可提供10倍速設計規劃(planning)、5倍速實作(implementation)、2倍大容量(capacity),提升整體設計效能達10倍
2 A( e6 o0 d! B5 I4 n) Qž   此項技術是以全新的延展式架構(scalable infrastructure)、計時器(timer)和分析優化引擎(analytical optimization engines)為基礎' i( F! K; p0 i) g- g; x
ž   此解決方案已應用於既有(established)及正在開發的先進技術節點(emerging technology nodes)的生產投片(tapeouts)  6 |. Q8 \# M: Y: W) t, V
/ m3 r  E' C# k
(台北訊) 全球晶片設計及電子系統軟體暨IP領導廠商新思科技(Synopsys)近日推出IC Compiler II新一代佈局與繞線(place-and-route)解決方案,此解決方案乃目前具業界領導地位之IC Compiler™之創新產品,它是以全新的多執行緒(multi-threaded)架構為基礎,並具備超高容量(ultra-high-capacity)設計規劃(design planning)、獨特的時脈建造(clock-building)技術,和先進的整體分析收斂(global-analytical closure)技術,可協助客戶在進行晶片實體設計時,提升達10倍整體設計效能(physical design throughput)的生產力。同時,IC Compiler II也已成功協助多家晶片領導大廠完成投片(tapeout)。 2 U) U% y; Y( c0 q+ _! p& ^
7 G2 i7 i3 I8 V' f4 A* _7 d& U. B
新思科技執行副總裁暨設計事業群總經理Antun Domic表示:「從RTL合成(synthesis)、靜態時序(static timing)到實體合成(physical synthesis)等不同的設計階段,新思科技的技術創新促進了整體電子設計技術的演進。而這項IC Compiler II解決方案則是專為提升實體設計(physical design)的速度(speed)所開發,它採用全新的演算法(algorithm),並提供數據傳輸前所未見的效率,大幅提升實體設計的效能。」
作者: ritaliu0604    時間: 2014-5-7 01:41 PM
在既有(established)及正在開發的先進技術節點(emerging technology nodes),新思科技的IC Compiler一直是先進高效晶片設計解決方案的首選。從數年前開始,新思科技一方面持續地開發技術,以確保IC Compiler的領導地位,另一方面也著手研發新的佈局繞線系統,來提升設計人員的生產力。這其中的任務包括:開發可支援平行開發(parallel development)的資源及可提升基礎核心演算(core algorithms)的先進技術,以及與廣泛的客戶合作以取得回饋(feedback),並藉由實際的設計來不斷改善技術。而這項計畫的具體成果,就是IC Compiler II佈局與繞線解決方案。今後新思科技將持續強化和支援IC Compiler,為其客戶提供所需服務,同時也會視客戶的選擇而提供IC Compiler II解決方案。 ) f! G( z2 W" r% w) l% A

" e8 W. A- J. T* Q0 OIC Compiler II是以新的多執行緒架構為中心之全功能(full-featured)佈局繞線系統,能因應超過5億個instances的晶片設計,該解決方案還參照了產業標準的輸入(input)和輸出(output)格式以及常見介面(interfaces)和製程技術檔案(process technology files),同時引進創新的設計儲存(design storage)功能。此外,從初始的研發開始,IC Compiler II的開發便著重於全晶片層級(full chip-level),並採用創新的設計規劃能力,來達到10倍速的效能提升,同時將記憶體的耗用減少達5倍。因此,這項解決方案能協助設計人員快速評估眾多晶片設計平面規劃(floor-planning)的選項(alternatives),以便在適當的時機著手進行晶片實作(implementation)。  . x# Z# D+ `! p1 |3 H% W! f1 [" h8 D

4 T/ q- ?' z( y, @% N% jIC Compiler II解決方案也具備區塊層級(block-level)的各種功能,並且與上述晶片層級功能互補,其背後的支援技術包括新的整體分析優化引擎(global-analytical optimization engine)、全新的時脈產生器(clock generator)以及獨特的繞線後(post-route)優化演算能力,結合這幾項技術可提升面積(area)、時序(power)和功耗(power)的品質(QoR)。此外,IC Compiler II也納入IC Compiler中的技術如conjugate-gradient佈局器(placer)和ZRoute繞線器(router)等。和現有解決方案相比,IC Compiler II平均可達到5倍速的執行時間(runtime),並減少2倍記憶體空間。執行速度的增加輔以更好的平面規劃,再加上可實現的QoR以及輕量的作業環境(lightweight environment),IC Compiler II能減少設計iteration的發生,進一步提升設計的生產力。
作者: ranica    時間: 2014-5-14 01:56 PM
DIP Application Engineer+ b, o. G$ @' O- A7 m- M  F/ n3 g
公      司:One world top EDA company* c0 W2 A1 q& e% {4 k( L
工作地点:上海- E2 p* V1 p5 n1 R( l
( Z  |# T2 t4 w/ H  X
Responsibilities:
1 _1 d' U( Y' d: l* a/ f4 _1) Providing direct technical support to customers in presale stage to persuade customers to adopt Cadence Design IP solutions for their applications. [' U& X1 b* l, V
2) Interface with customer architects and Design IP business unit to enable evaluation of application specific IP performance and features per customer’s SOC requirements.
- ?# }$ l3 c. U) j8 J5 V2) Working with the sales team to manage the IP activities in the region to achieve a high customer satisfaction rate and for building strong customer relationships
; O5 P% q8 O7 Q4 J: _& B; o3) Providing customer feedback on new/existing requirements for Design IP usage from customers to the IP business unit./ z, H0 Q# o3 l8 U
4) Providing direct technical customer support and assistance to enable customers to successfully integrate/use Design IP in their SOC.% [0 h: `6 K2 \9 }7 g: T; W
5) Writing application notes in situation to facilitate customer usage of the IP . L: R4 m6 W' ?! S: y3 C
7 T3 k! P8 X+ @! e0 c  |3 i
Position Requirements :
5 Z( k8 i  z# _1)  Experience in digital/analog design and implementation of controllers/phy ! d* s" V. W! s0 y0 C4 U
2)  Knowledge of serdes and backend implementation is a plus ) O1 S% V7 Y" h5 C% K) r
3)  Experience with SOC architecture include on-chip fabric (AMBA/Sonics OCP/Arteris NOC), external interconnect protocols (e.g PCIe/Ethernet) and DRAM memory protocols (DDRn, LPDDRn), DRAM PHYs, .NAND Flash (Async, ONFI, Toggle NAND), eMMC/SD, MIPI
  x5 A% H9 X3 k0 P4)  Knowing serdes/analog IP is a plus
: S: ^" p% l" a; C, I0 }5)  Exposure to IP-based SOC design flow and real tape-out experience.
: [9 l. a9 x2 k6)  Good written and verbal communication skills and problem solving skills are required. 5 l$ R) `# r; x
7)  Ability to conduct technical meetings, presentations, seminars and training to customers and to the sales team
5 {, y9 Q; Y, E' P0 q/ g! y8)  Travel within AP region may be required.
. z3 r5 B9 [+ f& U! Y9)  Good understanding of the semiconductor IP marketplace and ecosystem is a plus.
作者: mister_liu    時間: 2014-6-12 10:41 AM
DIP Application Engineer0 d) N4 l9 c9 p4 s& g
% m' v! c5 e* }+ [
公      司:One world top EDA company; l  J  I1 L, ^& [
工作地点:上海: Y; n- i* B# C3 C- c- r- D; G

0 H* G6 L% Y# Y5 N# M/ o6 @Responsibilities: ' m, R. |, ?! L) I: \( R$ r
1) Providing direct technical support to customers in presale stage to persuade customers to adopt Cadence Design IP solutions for their applications
5 I/ E; p. G, O( G- d! d2) Interface with customer architects and Design IP business unit to enable evaluation of application specific IP performance and features per customer’s SOC requirements.
- _3 q# w  P- v! @9 S" \4 i! z2) Working with the sales team to manage the IP activities in the region to achieve a high customer satisfaction rate and for building strong customer relationships
1 H1 e0 m4 P# p, u7 \3) Providing customer feedback on new/existing requirements for Design IP usage from customers to the IP business unit.
7 t8 |+ s) G. m; E  J4 i4) Providing direct technical customer support and assistance to enable customers to successfully integrate/use Design IP in their SOC.
9 J- K# W& B6 p% o4 \! {) |+ {- c5) Writing application notes in situation to facilitate customer usage of the IP 8 Q7 H! ^+ y2 W, j' R+ g

6 Q! C4 H, u8 C* hPosition Requirements : , A9 X0 M" e, [3 k5 r
1)  Experience in digital/analog design and implementation of controllers/phy
4 g5 ?% A" O9 B8 [- r$ o2)  Knowledge of serdes and backend implementation is a plus
+ G- u$ d$ V! d4 H) \3)  Experience with SOC architecture include on-chip fabric (AMBA/Sonics OCP/Arteris NOC), external interconnect protocols (e.g PCIe/Ethernet) and DRAM memory protocols (DDRn, LPDDRn), DRAM PHYs, .NAND Flash (Async, ONFI, Toggle NAND), eMMC/SD, MIPI; G7 O# N7 q' \
4)  Knowing serdes/analog IP is a plus 4 b, V* W; q, c2 M8 A, x
5)  Exposure to IP-based SOC design flow and real tape-out experience.
8 t- ^0 J  ]- n5 v3 R6)  Good written and verbal communication skills and problem solving skills are required. ! J- f; j0 E9 b) n2 T' M4 H* p( L8 C
7)  Ability to conduct technical meetings, presentations, seminars and training to customers and to the sales team6 i- O0 n) j- [7 C( u
8)  Travel within AP region may be required. : \8 ~0 F' h3 T& w# z! t% P! Q
9)  Good understanding of the semiconductor IP marketplace and ecosystem is a plus.
作者: mister_liu    時間: 2014-6-12 10:42 AM
Staff Verification Engineer6 {" A" N& n) a
3 \, @0 \3 m. Y" {
公      司:one famous IC company% Y6 @0 t6 x. ^* S7 L7 W' `
工作地点:上海
# d2 }" J# k3 n$ A' v  p- [& ?9 d4 L0 o3 K  u
Qualifications ) P2 F) X) q  ^) A+ ?8 E
MS in EE/CS/ME.  
. @: u3 e) {7 j* mMinimum of five  years experience. 4 O: n: a/ z! Q8 ?3 J
Additional qualifications include: Good IC verification skills and basic knowledge of logic and circuit design, good communication and problem solving skills.
4 f. K7 D; ?: e3 l& @3 e6 SCandidate should be familiar with as System Verilog, VMM/OVM/UVM verification methdology. 0 _( a# ^! l- X, w3 j6 D
Candidate should be familiar with industry standard ASIC design and verification tools and flow. % @/ A8 U4 \0 l
Good knowledge ddr protocol and computer system achitecture would be an added advantage. 7 q+ A7 G2 b! `/ G# a9 \/ V4 ?
Good knowledge of Perl and shell programming would be an added advantage.  $ K$ U" Q- ~4 g+ x% Z
! f% F' C) H1 u1 ?: X5 w; Z
Responsibilities: ( y: }$ X/ `) n+ O
-Understanding the expected functionality of designs.   N: @- R1 R! d# P6 S
-Developing testing and regression plans.
$ ]* u3 m3 q+ X; d-Designing and developing verification environment.
9 b9 Z8 w; O. S, I6 k' h-Running RTL and gate-level simulations/regression.
9 _; v$ J; k& D+ |1 ]-Code/functional coverage development, analysis and closure.
( p' G1 @2 t4 s- p( W, t( `5 B: x6 v- C5 Y) X
Requirements: 9 {' t5 ~' G5 ~
Experience & Skill: 5 Years
8 g3 A7 g# ?+ }7 C* _-Design verification experience (test plan, test bench, assertions, debugging designs, code coverage etc.).
# X1 _$ n9 e; f7 i8 t-Knowledge in ASIC/FPGA design process and verification tools.
* V1 f9 A8 W6 F& N2 P" p$ P# V-Familiar with design and verification languages (Verilog, System Verilog, SVA etc.).
- z5 F: }6 g7 q7 [9 W1 w' y- Scripting and automation skills (tcl, perl, makefile etc) a plus. : ^* B2 W- ~$ o: N5 S
-Familiar with C/C++. & h* I" ~* B; o" u) I$ P
-Knowledge of DDR protocol a plus.
) ]( {% N% ]5 z% O1 B! V-Independent and self-managing.
作者: ranica    時間: 2014-7-31 12:32 PM
Sr. Reliability Engineer
+ W9 E3 ~; H) v  E7 Q: x* ]6 x# P3 i1 w3 {& `* _6 }
公      司:A global PC leading enterprise8 R8 F/ E9 {% w& O5 r
工作地点:深圳
: K, M; M' e6 ]
+ T5 B4 E* B% ?Position Description:
+ Q% p1 W4 ~: G       Develop reliability test plan for the company MEMS product based on good understanding of properties critical for sensor performance, material characteristics and limitations, mechanisms of their degradation;
5 p; I% f0 g9 a3 L       Supervise reliability tests execution, analyze and report test results; facilitate accelerated development timelines; 0 s$ \8 i. a  G  I  j
       Perform failure analysis of the sensor as a whole and its components, materials, coatings to support design and process team in improving sensor performance;) r+ h& w, L% S& l/ i7 I: k
       Job requires ability to plan, and consistently deliver against plan on development and release to production milestones.
" H" e0 b( e, r  C1 o/ O) |! W
/ W+ g! Y- u! LJob responsibilities include: ( C* O4 q) W. c$ ?& j4 z
       Work in team environment on developing test hardware and software;  : p# ^1 y2 j. {6 y- G
       Lead reliability characterization of MEMS sensor and its internal components. 5 _5 h4 _* o+ \* V
       Work on failure analysis projects to give feedback to internal process and packaging development teams.
, [/ l3 ?+ \$ E2 |3 i       Deliver against the schedule and communicate status to various levels of management, peers and team members;8 `* Z  h- ?" C+ D4 V
       Work in a team environment to determine and improve product and material related issues; # H. e3 C- ^7 {( n7 L0 g. P& W
       Contribute to the design and architecture of future products
作者: ranica    時間: 2014-7-31 12:32 PM
Education: : U$ _+ Q. D; `+ t" m2 ?6 W7 ?" @( ^
       MS or PhD in Material Science, Material Engineering, Chemistry, or Physics.
. d) }; K# \8 c- I: l1 Y, W( L- B. U# `
Qualifications:
/ [" W! J4 X' `" Q" `  p       In depth understanding of properties and chemistry of organic (polymers) and inorganic materials/coatings; excellent knowledge of respective analytical methods, defectoscopy.4 _( r$ w! f3 O" S8 n% C3 B1 l5 v. k
       Experience with semiconductor packaging, flip-chip technology, adhesives, metallic and semiconductor thin films. - K0 H& g6 B0 k/ ~; o7 X
       Proven record of successful analytical work related either to introduction of new products in the mass production, or supporting volume manufacturing;
* q+ G6 m: X: N# `% A       Good knowledge and understanding of JEDEC, ASTM reliability test standards * w, M5 c, R; \: Y  |3 q8 z' L( e1 D+ h( s
       Excellent verbal and written language skills (English).
: a) J5 ^2 J, Y+ J% W, T/ G( L6 I) d. c9 t
Experience: . y. Y& K  o$ x7 X  E" J/ v4 s
       10+ Years minimum industry experience in conducting reliability tests and failure analysis.
- [) ~$ ~1 Y+ U7 V7 u+ Q; R% w5 H9 n       Demonstrated track record of bringing microelectronic components to volume manufacturing.
作者: ranica    時間: 2014-7-31 12:33 PM
ATE-Sr. Mechanical Engineer
% t% ?* n' f" w, A' k
0 x! k, _" q9 M* S公      司:某美资IC设计公司(创业型)
9 f. o5 Z/ i* ]# p" V$ s6 B& [工作地点:深圳
4 ^5 [$ V0 ?* J
/ A/ ?/ k! J( u职位描述6 @. b6 \- R7 R- f2 C3 v
· Responsible for managing the machine shop and the operators / machinist, along with coordinating the work thru the shop and reporting and ordering materials required and used in the machine shop.2 u7 P" Y! ]( w& |* C
* R3 }. G8 ~  d! ^
· Hands-on evaluation and interaction with ATE design engineer and CMs in response to test fixture designs on both new and sustaining design concerns.
1 i: S! F& u' N7 b  K0 B8 Z
: v0 h$ m* F6 c# W5 Z9 l/ z7 F2 V· Actively troubleshoot test fixture design issues related to test fixture design improvements in  of  thru-put improvements or recommendations.
4 y: M5 c6 }2 D# J4 y· Collaborate with and support U.S. based test engineering team  to optimize and complete SolidWorks Mode s, assemblies, and drawings. 8 ]& V) o  b8 W

7 v% Y" h8 F% g6 t· Based on quality findings and improvement efforts, provide design suggestions which could improve test fixture thru-put in production and offer potential cost reductions. / T/ l7 k' W/ r, V- D6 P( }

1 H4 U* q. \  f+ h8 n· Track and Report and mechanical test fixture schedules and tasks along with assisting in the resolution of any mechanical problem that threatens the test equipment team’s ability to meet production SBU delivery deadlines, including sustaining issues.
2 S9 s5 R& {6 I$ F+ ]5 \$ z/ G6 a% ^  s8 u
· Capable of multiple project assignments and working within a dynamic open office environment is a must. - l7 v9 L$ H. R5 N4 H) o

# d" g+ r/ O2 V( w· Manage multiple projects, provide estimates, and cost analysis. 4 G' P) g( ~. P3 G% ?7 X

4 L+ t6 `" k$ w5 P· Coordinate work flow thru the Test Equipment china based CM.
' r% ~: I5 v; x; ]* i% ^4 s
0 V* L9 Z& t* W& R· Proficient user of SolidWorks 3D molding software and experience with SolidCAM, MasterCAM, Delcam for SolidWorks or equivalent package for CNC conversion software, along with mentoring and training of operator.
! {/ u9 v0 F- d5 |7 R6 f
3 t4 p; P1 ^6 R% u5 J+ _0 v· Participate in multi-discipline teams utilizing DFMA and DFT 1 |1 y. T" I" u( }: K$ x/ M: F

+ F, u% ^7 `. `% J' `3 k· Provide continual design innovations resulting in improved quality and cost reductions ) `$ J' @" n- i  ~" M7 b: v
% \, w, n1 P2 M/ X+ r5 l& T) P6 e
· Willingness for International travel for the purpose of accelerating the design cycle.
+ A4 {9 N7 G4 G4 Z/ s# ~2 P/ K2 S& U& Q1 {) y" n7 }8 s
· General understanding and basic working knowledge of CNC programming and operation, along with other machine equipment like Mills, Lathe, Surface grinders and other basic tools and equipment used in the machine shop.# v: L) C1 e5 s4 P. S2 I* z

3 {  t8 I( _5 z- s& O· Ability to understand and apply Geometrical Dimensioning and Tolerances to designs.
作者: ranica    時間: 2014-7-31 12:33 PM
职位要求9 P# S! l% I# B
Must be an outstanding communicator speaking fluently in Mandarin and English, both verbal and written.  7 ?0 p  f5 @2 K# E/ U1 s
· BSME or related degree with 5 years’ experience in mechanical engineering design. 6 v: w) f# g/ H
. y4 ?/ f) i8 @7 }$ F% |8 v& W
· Proficiency in SolidWorks (3-5 years’ experience), PDM works, Microsoft office, Oracle.
9 l+ A9 l8 c8 C& K- G( h, ]$ O8 h! E0 m# @1 Y6 l: i0 S; |! J) l
· Proficiency in SolidCAM or MasterCAM CNC conversion software for CNC machining.
1 t3 G8 Y$ Z4 K6 P! h$ U1 q+ }, T% `9 k# \; x# U
· Ability to identify production/manufacturing problems and lead resolution efforts. , P. ^; W; f( Z& f, W& s
2 g. W  i5 T1 m! j2 r
· Must have a good understanding of different type of plastic and Metals used for test fixture design.
" @- f4 H! O5 ]  Z, y. ^* X2 o
4 }4 k' v" E" ?& A5 u· Strong self-starter, self-motivated, goal oriented team member.  ' A$ `0 D2 A" P! c+ r# z, |
/ m" H$ J7 P1 C2 l
· Positive attitude always looking for solutions to problems. ; U9 r2 b& ?! D. K+ h8 k% {9 I
2 r0 `( t8 I7 S" T0 Z
· Ability to prioritize work thru a machine shop in order to meet deadlines.
% _% H2 J& z0 f, _, z( W0 S( [' {% G
· Capable of multiple project assignments.
. ~3 L0 u& A8 W, T
! I" }! G3 h0 R- T· Working knowledge of the use of Calipers, Micrometers, Height Gauge and common inspection tools, along with all types of CNC and Mill cutters and tools
作者: mister_liu    時間: 2014-8-5 02:47 PM
IC CAD 工程师
# R$ B+ B' X" }7 j- e, e% Z1 C
+ Y8 T/ v. c  ^! p6 `9 D公      司:A famous IC company6 P: W' w2 b2 c* C% i4 r
工作地点:上海3 k  u: k2 ?. F8 k
/ r& q5 i% ~5 [
职位描述7 G+ k2 x. A% z3 A6 X; i( n/ a
1、IC设计研发团队服务器的搭建与管理,保证服务器的稳定、高效以及数据安全; + a# a4 ]4 @3 Y9 S
2、负责EDA工具及相关license的安装和维护,优化相关环境变量及软件设置,确保设计环境的正常运作,提升自动化程度;   F$ _8 s1 `! l0 Y
3、为IC设计提供EDA工具技术支持及项目支持,使用perl,shell以及tcl等编写自动化脚本,优化设计流程,提高设计工作效率;# f5 w8 U& _% t, B  t9 d
4、协助完善IC设计流程。
& U2 I3 W9 N7 s  k
3 j+ Q' I+ L4 M6 ^1 O( n4 g岗位要求:
; n( f  h, L; ^7 ~# F* L9 M1、计算机、自动化及电子相关专业本科以上学历; , Z/ j: f4 [4 w5 @* G8 z
2、两年以上相关工作经验; 5 |/ `, J  v$ m$ D/ h
3、具备撰写Perl/ C-shell/TCL等编程脚本的技巧和能力;
) b' ]9 u( @7 G7 t) p0 T, R6 l4、熟悉UNIX/LINUX操作系统,熟悉多种EDA工具; # W! c. i) V1 _# N  |
5、具有IC设计软件使用经验或了解IC设计流程相关知识者优先考虑; 9 {+ M2 x" t: |0 x% ?
6. 具有良好的沟通能力、分析问题能力、较强的协调能力,以及团队合作意识。




歡迎光臨 Chip123 科技應用創新平台 (http://free.vireal.world/chip123_website/innoingbbs/) Powered by Discuz! X3.2