The MathWorks Announces EDA Simulator Link DS for Synopsys VCS MX* `# P# Y+ w& ?6 S
| 3/24/20083 b5 s' \) o- B5 f: U7 w! v
|
Synopsys to Acquire Synplicity5 J" a) N: x' {- Y0 [
| 3/21/2008, ~ \. y) s* t8 Y* W0 k
|
Synopsys IC Compiler Routing Qualifies for TSMC's 45-nm Process4 f, |0 a m: `9 }* p4 v2 ~" q
| 3/17/2008
+ p8 h2 p0 ~& u5 k A) | |
Synopsys Launches HSpice Integrator Program With 25 Founding Members
9 _9 C2 X; C8 Y P/ e | 3/11/20085 N# |) g# @$ l9 l% {% e
|
Synopsys Announces Multi-Core Initiative to Accelerate Design Time-to-Results
. J; _* {- ^8 y* ^& j _. A | 3/10/20083 \, v* I: r% I( U
|
Synopsys HSpice Delivers New Technology to Accelerate Circuit Simulation Performance! _1 n0 W& @4 }# {# C1 f" l# T
| 3/10/2008! M k% w+ z- j: |- W O( j: |
|
Synopsys Enters Embedded Memory Market with Highly Differentiated IP
; P. S- M! e+ F/ I, B8 e | 3/6/2008
) V( ^# x- h% L/ o |
PrimeYield LCC Enables Litho-Clean Tapeout for LG Electronics HDTV Application Chipset# c8 i6 W) Y" N( R' G- w$ C- l3 ~
| 3/4/2008: W+ U( [# B' f& c
|
Synopsys and SMIC Deliver Enhanced 90-nm Reference Flow to Reduce IC Design and Test Costs/ J6 z1 h1 p' f
| 2/27/2008 D/ y& e a6 L' h4 ~/ J
|
Synopsys Introduces Concurrent Hierarchical Design System with Latest IC Compiler Release* {' I5 U; c+ ]& a/ T3 Q7 L
| 2/27/2008' I' j2 w3 w" ?) ^8 F) ]
|
Synopsys Unveils Proteus Pipeline Technology4 ?2 Z! v6 c1 a
| 2/27/2008
5 [* n" v! m P( h8 Q3 u/ ~* d |
Synopsys Introduces the Eclipse Low Power Solution
0 t1 Z a r0 k1 _( B3 O | 2/25/2008
/ v2 Y' e" U' M a |
Radiospire Standardizes on Synopsys VCS and VMM Methodology for Next-Generation AirHook Chipset Designs, H( b5 Z5 c/ H) y. j7 B( I
| 2/15/2008
; c! k$ ~4 [" g' k4 B8 _ |
Synopsys TetraMAX ATPG Solution Boosts Structural Test Quality at STMicroelectronics
, d& y6 u5 ~4 \: G& B* A | 2/15/2008
* z7 c9 ~* Y7 D8 \( _: J |
LG Electronics Increases Quality of HDTV Chip Using Synopsys Test Solution
1 {7 {5 \* ]- W; { | 2/13/20083 ]5 M, b$ p5 Q9 Q
|
Synopsys Expands USB IP Portfolio with New IP for Link Power Management and High Speed Inter-Chip Standards6 n% u# K3 ^! w6 o
| 2/4/20084 R7 t( G! o# }! k/ ?
|
Synopsys' DesignWare DDR Protocol Controller IP Integrated Into Arteris' Network-On-Chip Interconnect Solution% S- d3 f1 |5 y- T6 R/ L4 r
| 1/30/2008
. C6 B" w! d4 G/ I/ w |
Synopsys and Acceleware Deliver Hardware Accelerated Solution for Design of Optoelectronic Devices
% l7 b e# K. s, ], |$ q, q# M | 1/22/2008
* v* |/ A, a. ` |
Magma, Mentor Graphics and Synopsys Deliver Unified Power Format-Based Products9 l8 j& B" F6 H `
| 1/21/20084 J+ `% V0 E# y% G
|
Synopsys IC Compiler Used by Matsushita for First 45-nm SOC Design Tapeout6 G- g3 K/ m9 E" C% z; ?
| 1/21/2008
1 d# t: i2 G: Z( A! A3 K& p- h- d |
STARC Adopts Synopsys PrimeTime VX as the Variation-Aware Timing Tool for Its STARCAD-CEL Methodology
' V3 a& _; h( b" J5 D. d7 j& W | 1/14/20082 y) d& l3 O# ~% d: X" I5 \( [
|
Silicon Canvas Laker Environment Integrates with Synopsys Hercules Physical Verification Suite
5 o1 y8 H' ~1 M; C" N | 1/8/2008 i7 Q6 O' a j
|
iC-Haus Converts to Synopsys HSIM-XA for Its Zero-Defect Mixed-Signal Chips
$ |. w; e2 e2 c( Z k | 1/7/2008
! G6 H; D, N7 h* {7 }# A |