標題: free DRAM controller~~~MPMC2 [打印本頁] 作者: tommywgt 時間: 2007-7-24 12:43 PM 標題: free DRAM controller~~~MPMC2 MPMC2's features including: 1 a; L# g1 Y0 \5 K, M0 a % P' [* A$ |2 N% @0 g6 ?6 U! d, mNumber of ports (Scalable from 1 to 8) ' m7 _4 i% q+ B3 l
Type of memory (e.g. DDR, DDR2, user defined) & k% K5 t5 S# v9 G XWidth of memory (8, 16, 32 or 64-bit) 9 `7 G% Y0 f. r6 F6 TVarious Port Interface Modules (Processor Interfaces, DMA engines, Standalone, etc) 0 S% f# S: Q( t H9 O6 N# E2 gMemory device part number 5 y; y( d$ |9 d% E; n% ZArbitration methodology 2 J W4 W9 w6 l2 P/ y8 z0 k
Selectable pipeline stages for frequency matching ! g' Z- Z( z8 k0 ^Example system topologies using MPMC. O9 N6 N2 H/ ^. w" Z. J a( ?" x
! ~! d( p# z# u1 @ t j) Q) q1 h
MPMC2 extends the range of possible solutions by providing designers additional design capability for higher performance and/or advanced system topologies. System topologies can be built utilizing different types of Port Interface Modules (PIMs) on a per-port basis.3 ^, [2 k- Y4 S" A, v
9 ]# V4 v% [0 ?" c1 D- H
7 k8 \0 }, { k( \These seven types of PIMs are presently supported:6 J( Y7 k b/ Q6 f
7 D3 k% w( x* m$ g
IBM™ CoreConnect™ Processor Local Bus (PLB PIM) ; u8 Z1 f8 {$ ]4 z' X, n
IBM CoreConnect On-chip Peripheral Bus (OPB PIM) . y! z [0 H/ ^( @# n& b9 q
PPC405 Instruction Side Processor Local Bus (ISPLB PIM) + `* v* O" b0 n6 K* I4 @% P( y- A
PPC405 Data Side Processor Local Bus (DSPLB PIM) 1 g( G4 [* ]0 PCommunication Direct Memory Access Controller (CDMAC PIM) " q+ f! T, P0 q+ o) LNative Port Interface (NPI PIM) / J( |9 h: M8 f, @
Xilinx MicroBlaze™ CacheLink (XCL PIM) / n! T( ?1 r. K; Z U& | 5 j" P1 l6 u+ x: g- Z4 w( ]1 O6 dThe four pictures below represent a small sampling of possible system topologies: 1 H# m; h. v% }% Y% ?6 w9 ]7 C; @' k/ o+ s$ w5 `1 R: Y
$ F; ~1 R7 @' ~" T0 Y
Figure 1. Example MPMC2-based system topologies. 8 e* m! j4 _% Z, T
" V! o: ?+ a+ W1 [$ z9 X7 w
Applications 4 t! K8 H, p* g/ R D5 @ y! m3 a& X3 L0 f( \* D4 u6 \
MPMC2 enables users to deploy Xilinx products for many new applications in the storage, server, telecommunications, and wireless market. As shown by the above topology examples, the MPMC2 enables designers to create solutions for DSP, high performance multi-processor based systems and standalone applications. Based on the architectural needs, the MPMC2 configuration GUI provides designers options to choose various memory interfaces and system topologies that build upon the standard capabilities provided within Xilinx Platform Studio.5 E6 g& ~* K7 z$ A
, {. n2 e. a, B& g# x4 k5 k: m 5 t/ u( `* l3 s) _. a 8 R# o9 N8 ^, X& n3 F
! S: L+ u" F5 u2 {' p9 g$ t; _, FGigabit Ethernet Bridging to Fibre Channel or S-ATA Hard Drive Example作者: tommywgt 時間: 2007-7-24 12:46 PM
簡單的說MPMC2沒有MIG的強, 但是MPMC2是giga bit ethernet reference disign的一部分再獨立分出來的, 因此至少是充分驗証過的, 在實用上也比較大一點, 不過內建的DMA controller跟arbiter似乎是很值得用的東東作者: tommywgt 時間: 2007-7-24 12:48 PM
忘了講MPMC2的全名了, 全名是multi-port memory controller version 2啦