SVTC Technologies Selects Synopsys' Manufacturing Tools to Accelerate Time to Commercialization | 7/14/2010 |
Open-Silicon Integrates 50 DesignWare Interface and Analog IP Products with 100% Silicon Success | 7/7/2010 |
ARM, IBM, Samsung, GlobalFoundries and Synopsys Announce Delivery of 32-/ 28-nm HKMG Vertically Optimized Design Platform | 6/17/2010
) Y$ m, H1 R5 `7 M+ L! ^ |
PrimeTime 2010 Scales Timing Analysis Beyond 500 Million Instances | 6/17/2010 |
Synopsys Delivers Optimized Lynx Design System for Common Platform 32/28-nm Technology | 6/17/20105 d" G$ g, U+ Z- D4 E: ~' n
|
Synopsys Unveils Galaxy Characterization Solution for Standard Cells, Complex Macros and Memories | 6/17/2010 |
Synopsys Unveils StarRC Custom 3D Extraction Delivering 20X Speedup | 6/17/2010 |
Synopsys Delivers Comprehensive Custom Design Solution for TSMC Analog/ Mixed-Signal Reference Flow 1.0
& m- s0 E$ `8 J; k | 6/11/2010
/ R+ G% ~! c! G; o |
Synopsys to Acquire Virage Logic ' p/ [# e- m2 Q' N: v
| 6/11/2010 " I* M$ M* ~2 M3 `% s$ }
|
Synopsys and IEEE-ISTO Launch Technical Advisory Board to Evolve Interconnect Modeling Standard
; l W8 v, E$ p7 |& q | 6/7/2010 p. m6 ^4 M9 p% T; U) t' L
|
Synopsys Announces Synphony HLS Support for Xilinx Virtex-6 FPGAs
9 `/ o; s$ B3 b3 e" s% R) v | 6/4/2010 " q' O) N& [9 M1 v# }2 L
|
Synopsys Press Publishes "The Ten Commandments for Effective Standards"
( ?9 q$ h" m& T: ]+ ^ | 6/4/2010 1 [* t/ G: z% L: m0 @
|
Synopsys Collaborates with SMIC to Deliver USB Logo-Certified DesignWare USB 2.0 nanoPHY in SMIC's 65-nm LL Process Technology
( o4 B9 b, h t& Z" Q | 5/13/2010 , W, q$ L/ J5 Z9 W( [4 B! i; @
|
Latest Synopsys IC Compiler Release Delivers More than 2X Speed-Up, Enhanced In-Design Technology and Production Support for 28/32nm 8 i6 |% D1 Z5 a7 [ h' n
| 5/7/2010 ! J N. w) M# ~/ A, ^' [
|
Synopsys Unveils Ethernet Controller IP with New Audio Video Bridging Feature
- a3 g; `1 F Q9 M; Y% H1 A7 d | 5/7/2010
) O( F t# I5 v8 h2 e. ^ |
Synopsys Launches Industrys First MIPI DigRF v4 IP L# h4 v. |+ T( L' a
| 5/3/2010 ( Z- V, ~/ }9 X1 a
|
New Synopsys Universal DDR Controllers Improve Performance and Reduce Cost of Embedded DRAM Interfaces 5 h+ J- ]1 e3 j. ?* [
| 4/28/2010 4 I' A0 b9 D6 R
|
Synopsys Announces Support for Actel's New SmartFusion Intelligent Mixed-Signal FPGAs
6 d9 b- J* f' ]; ^' E, O; J | 4/22/2010 # Z7 q$ i/ E- _
|
Synopsys Introduces the HAPS-60 Series of Rapid Prototyping Systems ! j2 E7 j1 K# [1 O. ~* G% V
| 4/19/2010 % @' p" L6 u# i4 q6 \ F. }$ z' i9 T
|
Synopsys Expands IP OEM Partner Program with Two New Members
. G( e' v2 |' n2 v; X# P, F | 4/14/2010 2 ]- L( N# Y. o! j y2 c; X
|
Synopsys DesignWare DDR multiPHY IP Supports Six DDR Standards In a Single PHY * D$ X4 E- L) P# [% A( E
| 4/7/2010 & {0 o: m- [ r: d
|
Synopsys' DesignWare SuperSpeed USB 3.0 IP Receives USB-IF Certification
( ]8 F. O+ e( l+ n! ^) R | 4/5/2010 8 y# D% M) c# x4 b6 C
|
SiliconBlue Selects Synopsys as FPGA Synthesis Partner for Its iCE65 mobileFPGA Family ; b& Z. \% f+ j7 l* J& _4 ^# ^
| 4/1/2010
+ x' q2 x" n7 H8 h5 X* @ |
Synopsys Galaxy Implementation Platform Enables First-pass Silicon Success on Infineon's 40-nm X-GOLD 626 Wireless Product
1 a3 O" ^1 U1 i% y' w+ A' M5 R4 t | 3/30/2010
* c9 A! j$ t$ L8 S |
Design Compiler 2010 Doubles Productivity of Synthesis and Place-and-Route 4 f h' Y* c, C$ L @6 d8 I
| 3/29/2010 * ^3 W/ l7 `5 n# x; p! p5 Y$ y- ~
|
Nationz Technologies Achieves First-Pass Silicon Success with CustomSim Mixed-Signal and VCS Functional Verification Solutions 1 u+ r7 r! Y7 d
| 3/23/2010 # y! O0 j( i9 n
|
Renesas Technology Adopts Synopsys Proteus OPC for 28-nm Development
0 P% o e5 B# {1 z | 3/23/2010 2 U+ w6 M' q2 O* E) u U
|
Synopsys Completes Acquisition of CoWare
& o# X% J. ~! j% L" V | 3/23/2010 " @1 H4 ?# d1 H, c1 B( t8 d
|
IMEC and Synopsys Collaborate on 3D Stacked IC Development 3 V4 Y3 f. H$ u& `1 \* Y. P
| 3/10/2010 + B' ?, }0 e% ]) N+ d9 ]& b D' S
|
Synopsys Galaxy Custom Designer Accelerates Analog/ Mixed-Signal Engineering Productivity with Built-in DRC Visualization and Correction 4 k. ]' a3 T; X6 U
| 3/10/2010
& C$ _, `; S! y4 A6 f$ J6 N- [ |
Yamaha Tapes Out Graphics Chip with Synopsys Design Compiler Graphical 7 y$ ]2 ?6 y1 w( k: i5 ~
| 2/9/2010
8 f( V q- ^0 X( ^% S |
APAC IC Adopts Synopsys Galaxy Custom Designer Solution for Analog/ Mixed-Signal IC Design Services
6 U2 P& \, i0 j% y% G | 2/8/2010 2 J7 t+ K. ]3 I5 a
|
Synopsys to Acquire CoWare
% {# z0 I. k, d( m2 Y8 M | 2/8/2010 # m! d' H' M9 \7 u, K9 m
|
Synopsys Acquires VaST Systems Technology
, {4 |$ d8 h: M5 [9 Y | 2/3/2010 7 O! Y) P; B; V5 j5 }+ j( u0 @! ]
|
Synopsys Expands DesignWare IP Portfolio with MIPI IP Solutions
( s$ O- i+ Z; y! [2 J | 1/25/2010 ; B9 N& R0 x; q) Q( `
|
Synopsys Launches DesignWare HDMI 1.4 Tx/Rx Controller and PHY IP Solutions for 40-nm Process Technologies
( ^% S' f6 Q- ?; q4 G: v( `. o | 1/25/2010
. u6 w* g' C% f# s1 j4 S |
Toshiba Information Systems Standardizes on VMM-LP Low-Power Verification Methodology + l. c% B, @* v+ v6 s
| 1/25/2010
- a7 }5 G& ~9 T! J* V/ U& f |
Synopsys Announces DesignWare Protocol Analyzer for Verification of SuperSpeed USB 3.0-based Designs
0 @! H4 ]+ T! g | 1/13/2010 3 Y* i; ~9 N% P- @4 s* }
|
Synopsys Introduces SystemC TLM-2.0 SuperSpeed USB 3.0 Models
, Y" Z% q4 [% h | 1/12/2010
" }7 }; N! \$ u# T4 _- a6 y |
Synopsys Multicore Technology Speeds Timing Sign-Off by 2X
9 @2 B8 _) d" |8 e/ E. r# z7 \ | 1/11/2010
! s2 W3 x1 t1 s- U |