|
6#
樓主 |
發表於 2013-11-26 09:30:48
|
只看該作者
Lead Physical Design Engineer(Shanghai): h6 p4 H* t7 W5 }6 v5 z6 y
2 P* n3 T; Y: L( _; V/ N- H4 {
公 司:One world top EDA company: b8 J5 Y7 R" E9 q4 M
工作地点:上海
' ?- v1 ?9 p) r- L& ^8 T+ s0 b6 r, U- X$ R# p7 u: a, m. C
职位描述( c1 ]0 Z6 q, ]! H2 y7 w+ \
-Perform physical design implementation, including synthesis, floor planning, power grid design, place and route, clock tree synthesis, timing closure, power/signal integrity signoff, physical verification (DRC/LVS/Antenna), EM/IR signoff, DFM Closure, and physical design project management.( p2 Q3 c) n& r" @+ j
-The candidate will have the opportunity to work on many varieties of challenging designs, i.e. low power and high speed design. The responsibility includes participating in or leading next generation physical design, methodology and flow development.
* r; N! T7 a, s C# L U
6 R9 F, V' ~9 a, |4 _/ I& M2 ^/ F职位要求
( A3 R8 M0 T9 g' Z1. BS degree with 10+ years of applicable experience, MS degree with 7+ years of applicable experience in electrical engineering, microelectronics.
/ e$ s3 ?3 W* ]5 c' |0 `$ K2. Experienced with ASIC design flow, hierarchical physical design strategies, methodologies and understand deep sub-micron technology issues. ! f: w. F& s- ~+ s1 v; X
3. Solid knowledge on LP Design, DFT, static timing analysis, EM/IR-Drop/crosstalk analysis, formal verification, physical verification, DFM.
# Q1 F$ Q# \1 j' ~5 Y' z4. Successful track records of taping out complex, 65/40/28 nm SOC chips. ; p1 Y8 ~1 `, |% y7 M6 [
5. Automation and programming-minded, solid coding experience in Makefile/Tcl/Tk/Perl.
- _! Q& a4 V( e8 S2 m% e6. Self-motivated, able to work independently or as a team player, excellent verbal and written communication skills in English |
|