|
This thesis discusses an alternative jitter removal circuit dubbed here as the Jitter8 ?7 l* s' z- y, Y( f, F3 [# p$ \; A9 L
Attenuation Circuit (JAC). The goal of this circuit is to provide jitter reduction performance) N+ h& |* F5 O+ y g, o- S6 Q
on par with commercially available PLLs, while being relatively simple to design and use as) L7 N5 D! }2 d' {5 `, r
an on-chip solution. The main difference between the JAC and PLLs is that the JAC does
1 @7 F/ ?) v+ V* inot guarantee any phase alignment with its input. Its sole purpose is to remove jitter. In
+ A: Z) f1 J P9 i3 w7 hthe following sections the effects of jitter, present methods to reduce jitter, and application9 R8 ^$ r& w% p. G
of the JAC will be discussed.
& o/ j4 h$ l/ b- N- K0 T: b( b
% ~# g. {* M7 C2 m; } |
本帖子中包含更多資源
您需要 登錄 才可以下載或查看,沒有帳號?申請會員
x
|