|
This thesis discusses an alternative jitter removal circuit dubbed here as the Jitter
5 h6 ~" K7 g2 ]' ]1 U! RAttenuation Circuit (JAC). The goal of this circuit is to provide jitter reduction performance0 r$ m8 O- B" v3 y9 o
on par with commercially available PLLs, while being relatively simple to design and use as1 a7 h; ]* @- s1 q8 _
an on-chip solution. The main difference between the JAC and PLLs is that the JAC does6 ]5 N `! ~$ ?+ }: y: U% `- E
not guarantee any phase alignment with its input. Its sole purpose is to remove jitter. In* P; _& L) H2 \. z, \$ Q! B+ j; n
the following sections the effects of jitter, present methods to reduce jitter, and application: v2 |7 X) x% X4 ]8 E9 U$ w7 F0 C7 ]
of the JAC will be discussed.3 |8 w) p% d W# C3 W$ `
5 Q. m- o, d& V* r |
本帖子中包含更多資源
您需要 登錄 才可以下載或查看,沒有帳號?申請會員
x
|