|
Design of High-Voltage-Tolerant ESD Protection, v: B: K! q; T; _, q
Circuit in Low-Voltage CMOS Processes
) A( F( O) P- m4 V
# s* ~0 S5 U- j# X' K9 YMing-Dou Ker, Fellow, IEEE, and Chang-Tzu Wang, Student Member, IEEE
2 x% u" x. m8 S; ?2 ]. b4 m3 i, R$ Z# ^
Abstract -- --/ ~* G: F6 O9 J' y! R( {
Two new electrostatic discharge (ESD) protection design by using only 1 × VDD low-voltage devices for mixedvoltage I/O buffer with 3 × VDD input tolerance are proposed.
* y% D3 Q* f' ~0 @- |2 ~Two different special high-voltage-tolerant ESD detection circuits are designed with substrate-triggered technique to improve ESD protection efficiency of ESD clamp device. These two ESD detection circuits with different design concepts both have effective driving capability to trigger the ESD clamp device on. These ESD
' l" H1 w9 [7 L) g7 |; Q. ~3 hprotection designs have been successfully verified in two different 0.13-μm 1.2-V CMOS processes to provide excellent on-chip ESD protection for 1.2-V/3.3-V mixed-voltage I/O buffers. Index Terms—Electrostatic discharge (ESD), low-voltage CMOS, mixed-voltage I/O, substrate-triggered technique. # P. ?0 Z, B0 ]( \
|
本帖子中包含更多資源
您需要 登錄 才可以下載或查看,沒有帳號?申請會員
x
|