|
國際工程論壇 (IEC) 所頒發的2007年DesignVision獎公布入圍名單。DesignVision獎項主要在表揚在技術、應用、產品及服務等各方面評選為最具特色,且能為該產業帶來最大利益的各項產品。九項類別的入圍名單,都是由DesignCon技術計畫委員會選出的評審員,從眾多擁有多項得獎紀錄的競爭產品中挑選出來,而本年度的技術計畫委員會則是由96位業界公認的最高領袖所組成。 % x' a7 j3 p% e5 q. x; {
% A* A4 v2 S: T; z$ c
「我們的DesignVision獎主要是在表揚在高科技、商業及學術領域方面能促使正面改變,並能與IEC 的使命完全一致的產品。」IEC 總裁John Janowiak表示,「我們很高興肯定這些DesignVision獎入圍者的貢獻,並能與全體業界共同分享他們最先進的設計與創新產品。」 - Q0 [! W8 t, n3 U
0 z+ e. V! b; I0 P0 c. B關於國際工程論壇 (IEC)
* C: L5 ~ \/ `6 x( F% F Y) X1 Q! NIEC成立的目的在於透過活動、出版品及線上教學等方式,為工程和通訊專業人士、學者及學生提供高品質的教育機會。
5 z, P, @, W2 x1 Ghttp://www.designcon.com/2007/exhibition/designvision_2.html
7 I& y% {, k; w: U7 g/ V
4 m/ n8 L$ l% s* n' \Finalists were judged according to the following criteria:
" d- U: i, T/ E$ b# X●Innovation
9 ?, y4 Y/ m7 ~; V& X# h Y% P●Uniqueness
K) r7 W4 w# s' C) x, ~$ ~1 x) X●Market Impact
- c7 C* A) N% Y; T9 q& a+ Z/ x●Customer Benefits 8 _9 D/ U5 x& o2 X
●Value to Society
! N8 d4 u- p% s, @' @/ ^9 x6 D. n; b. [4 ^7 K
DesignVision Awards Finalists
4 n( F) f! W! f: U( Q) J- cIn each of the nine categories, the 2007 award finalists include the following companies and products respectively:
3 K- o- X- S3 ?( e$ W7 D
$ {) J* F* m, F0 JASIC and IC Design Tools$ h+ V& Q. c! d
●Cadence Design Systems, Inc. – Cadence Space-Based Router
, B- c7 p* F1 O0 U3 C ●Mentor Graphics Corporation – Calibre LFD : X0 c6 \- F ~8 j8 u8 z3 F
●Novas Software, Inc. – Siloti(tm) Visibility Enhancement (VE) family
2 [4 H+ F9 R E6 B: P6 ^8 N ●Synopsys, Inc. – PrimeTime VX % O, t# w+ C, E& W- k
5 J9 P0 {2 S5 D! d# M' M: M
Design Verification Tools 3 x& W' q# R! p7 @
●EVE – ZeBu-UF4 ' l# K4 W8 @/ {' z
●Liga Systems – NitroSIM(tm)
d+ L) {/ N# x9 v- y ●OneSpin Solutions – OneSpin 360 Module Verifier
. j6 ~2 H( F" I$ X/ B3 x+ I- m7 V# k6 X0 R4 z f8 }2 N% x0 ^# Z3 J
Interconnect Technologies and Components 7 k% S U# v- u* B2 P; X
●Belden – Belden 1304A/1305A CatSnakeTactical Cat 5e
/ A& b2 O1 H% A) Q: z9 v, b$ B ●Denali Software – DDR PHY Interface (DFI) Standard
' X! p( ~$ O3 ^2 p( i ●TDK Corporation of America – ESR Controlled MLCCs
' x3 t0 F( u/ L3 F/ H& ^3 s6 ?9 f7 \* K# |
PCB Design Tools / r8 f9 x8 G1 ?/ ]- j! N' [
●ASSET InterTech – DFT Analyzer
" ~; T7 R, ^7 e2 U0 Q ●Flomerics Inc. – FloPCB for Allegro
8 x$ X9 D. }, {, @: I ●PCB Libraries, Inc. – IPC-7351A LP Wizard ; b. ~" {% V* Q0 F. _! E) _
: v7 y3 I+ `% q# \# ?2 Q4 k& _; i
Semiconductors and ICs 4 J$ o& G! Y$ W. v! H+ P. k# F
●Lattice Semiconductor – LatticeECP2M FPGA family 5 ]$ N/ Q/ ]8 i4 L" ^( u/ ^
●National Semiconductor – LM3370 Multi-Channel Integrated Power Management Device
& \: \3 s( T( V+ J h+ e: W ●Rambus – Rambus' FlexPhase 5 q# j1 [0 a7 `! r/ g
/ { P* ]& H( _$ d# S: @$ CSemiconductors and ICs (IP)
6 H7 Y- k# j( p. U3 B" _ ●Stratosphere Solutions, Inc. – StratoPro
7 x0 j, k% U$ d ●Sun Microsystems – OpenSPARC T1/UltraSPARC T1 % C1 v9 q, l9 r5 Q9 I
●Structured/Platform ASIC, FPGA, and PLD Design Tools * I" @+ Y% E& N# R1 Q6 h$ t
●Altium Limited – Altium Designer 6
7 F4 h7 q; Y4 \- \# f( u* g ●CoWare, Inc. – CoWare Virtual Platform Product Family
" V+ @7 H/ ]$ E2 d ●Xilinx – PlanAhead Design and Analysis Tool (Version 8.2) " K. J3 h( Y F: b
, S7 d3 q9 ~( F% |) }! r9 k
System-Level Design Tools 2 O4 ?# u' D B: C. r0 U$ h
●Bluespec, Inc. – ESL Synthesis Extensions for SystemC & `4 P) N6 J$ I6 {2 V
●Synplicity, Inc. – Open IP Encryption Methodology
3 }# u2 g% A: { ●Chip Estimate – InCyte Enterprise
) h$ k. ^- k" a: K( L, u! A
7 a3 W) x0 _ t% s( m8 ^1 N! UTest and Measurement Equipment ! s0 W9 s0 e) n) C( E& j2 Y0 ^
●Agilent Technologies – J-BERT with industry first built-in clock data recovery (CDR)
7 j& g8 P+ ` i4 X; G; j# o* g ●LeCroy – SDA 18000
; D1 ?' u$ h2 l ●Probing Solutions – PSI 2020HV
1 b! t/ _; _5 K" U- V6 A% u% P% Q ●Tektronix, Inc. – RSA6100A Real-Time Spectrum Analyzer
+ m% a+ h! z$ k, b% T ●Wavecrest – SIA-4000 Signal Integrity Analysis Solution |
本帖子中包含更多資源
您需要 登錄 才可以下載或查看,沒有帳號?申請會員
x
|